Part Number Hot Search : 
AQY414SZ QPA3320 VF20100C 10ETS12 0N03L 141471JM 1892C CXA1208Q
Product Description
Full Text Search
 

To Download LC703200AW Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  d0413hk no.a2234-1/20 semiconductor components industries, llc, 2013 december, 2013 http://onsemi.com LC703200AW overview LC703200AW is a speech processing lsi which eq uips original dsp, adc /dac, pcm interface, i 2 c interface and flash memory. the lsi realizes speech proc essing functions such as noise canceller, voice speed control, s-live (original low boost), center enhancement and stereo enhancement. and the lsi realize small standalone system by supporting timer and many i/o functions. features 1) dsp block 32bit dsp : max frequency = 68mhz, power save mode support 2) i 2 c interface : master/slave : 1ch 3) 24bit adc/dac : 2ch, fs = 8khz / 11.025khz / 12khz / 16khz / 22.05khz / 24khz / 32khz / 44.1khz / 48khz 4) pcm interface : master mode 2ch, i 2 s, left/right justified, long frame sync., short frame sync. fs = 8khz / 11.025khz / 12khz / 16khz / 22.05khz / 24khz / 32khz / 44.1khz / 48khz note : slave mode only support pcm interface, it doesn?t support adc/dac. 5) timer/pwm (mtm) : 6ch(resolution 16bit) timer (ptm) : 1ch(resolution 16bit) 6) wdt : 1ch (max period 32.7s at 8.192mhz oscillation) 7) sio : 2ch (8bit/16bit mode) 8) external interrupt request input : 8ch 9) gpio : 21port (including cpu i/f, sio, pcm i/f, pwm/timer, int2b - int7b) 10) mic amp : 2ch, gain : 30db / 27db / 24db / 21db / 18db / 15db / 12db / 0db including mic bias circuit 11) oscillation frequency : 8.192mhz / 11.2896mhz / 12.288mhz 12) supply voltage : from 3.0v to 3.6v (io, osc, pll), 1.5v10% (internal logic) package sqfp64(10mm ? 10mm) figure 1 cmos lsi speech processing ic spqfp64 10x10 / sqfp64 advance information orderin g numbe r : en*a2234 this document contains information on a new product. specifications and information herein are subject to change without notice. ordering information see detailed ordering and shipping informa tion on page 20 of this data sheet.
LC703200AW no.a2234-2/20 block diagram figure 2 vref daout0 daout1 scl sda/sio0_busy gpio0/lrck0/sio1_busy gpio1/bck0/sio1_sc k gpio2/si0/sio1_si gpio3/so0/sio1_so gpio4/acl k gpio5/si1/tmaio5/pwm5 gpio6/so1/tmbio5 gpio7/tmaio0/pwm0 gpio8/tmbio0/intb2 gpio9/tmaio1/pwm1 gpio10/tmbio1/intb3 gpio11/tmaio2/pwm2 gpio12/tmbio2/intb4 gpio13/tmaio3/pwm3 gpio14/tmbio3/intb5 gpio15/tmaio4/pwm4 gpio16/tmbio4/intb6 gpio17/tclk a gpio18/sio0_sc k gpio19/sio0_si gpio20/sio0_so int0 intb1 jtag_tms jtag_tc k jtag_tdi jtag_tdo a vdd a vss micbias mic0in mic0com mic1in mic1com test mode0 mode1 resetb pdnb sysrdy xin xout pdo xvdd xvss pllavdd dvdd33 dvdd15 dvss int jtag controlle r dsp (32bit core) mic bias vref dac dac a dc a dc a mp a mp mode (test) controlle r system standby controlle r flash if flash memory (2mbit) osc pll data memory a (8192wx32bit) data memory b (8192wx32bit) boot rom (1024wx40bit) program memory (12288wx40bit) memory if s e l e c t o r system clock clock controlle r i2c pcm0 if pcm1 if mtm0 mtm1 mtm2 mtm3 mtm4 sio0 sio1 ptm wdt gpio mtm5
LC703200AW no.a2234-3/20 pin assignment figure 3 pin layout intb1 int0 dvdd33 dvss dvdd15 sda/sio0_busy scl jtag_tck jtag_tdi a vss a vdd daout1 daout0 vref a vdd a vss xvss xin xout xvdd jtag_tms jtag_tdo mode1 mode0 dvdd15 gpio17/tclk a gpio7/tmaio0/pwm0 gpio8/tmbio0/intb2 gpio9/tmaio1/pwm1 gpio10/tmbio1/intb3 dvdd33 dvss resetb pdnb sysrd y gpio18/sio0_sc k gpio19/sio0_si gpio20/sio0_so gpio0/lrck0/sio1_bus y gpio1/bck0/sio1_sc k gpio2/si0/sio1_si gpio3/so0/sio1_so gpio4/acl k dvdd15 dvss dvdd33 pllavdd pdo gpio11/tmaio2/pwm2 gpio12/tmbio2/intb4 gpio13/tmaio3/pwm3 gpio14/tmbio3/intb5 gpio15/tmaio4/pwm4 gpio16/tmbio4/intb6 gpio5/si1/tmaio5/pwm5 gpio6/so1/tmbio5 test a vss a vdd mic0in mic0com mic1com mic1in micbias LC703200AW (sqfp64) 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
LC703200AW no.a2234-4/20 table.1a pin assignment pin no. pin name io reset period standby period power supply function 1 xvss ps - - gnd oscillation circuit gnd 2 xin di oscillation circuit input 3 xout do oscillation circuit output 4 xvdd ps - - 3.3v oscillation circuit 3.3v power supply 5 jtag_tms di jtag test mode select 6 jtag_tdo do jtag test mode output 7 mode1 di mode setting pin 1 8 mode0 di mode setting pin 0 9 dvdd15 ps - - 1.5v digital 1.5v power supply 10 dvss ps - - gnd digital gnd 11 dvdd33 ps - - 3.3v i/o 3.3v power supply 12 gpio17/tclka db di = gpio17, timer clock input 13 gpio7/tmaio0/pwm0 db di = gpio7, timer 0a i/o, pwm0 output 14 gpio8/tmbio0/intb2 db di = gpio8, timer 0b i/o, interrupt 2 15 gpio9/tmaio1/pwm1 db di = gpio9, timer 1a i/o, pwm1output 16 gpio10/tmbio1/intb3 db di = gpio10, timer 1b i/o, interrupt 3 17 gpio11/tmaio2/pwm2 db di = gpio11, timer 2a i/o, pwm2 output 18 gpio12/tmbio2/intb4 db di = gpio12, timer 2b i/o, interrupt 4 19 gpio13/tmaio3/pwm3 db di = gpio13, timer 3a i/o, pwm3 output 20 gpio14/tmbio3/intb5 db di = gpio14, timer 3b i/o, interrupt 5 21 gpio15/tmaio4/pwm4 db di = gpio15, timer 4a i/o, pwm4 output 22 gpio16/tmbio4/intb6 db di = gpio16, timer 4b i/o, interrupt 6 23 gpio5/si1/tmaio5/pwm5 db di = gpio5, pcmif1 si, timer5a i/o, pwm4 output 24 gpio6/so1/tmbio5 db di = gpio6, pcmif1 so, timer 5b i/o 25 test di l l test pin (normally tied to low) 26 avss ps - - gnd analog gnd 27 avdd ps - - 3.3v analog 3.3v power supply 28 mic0in ai mic input 0 (lch) 29 mic0com ai mic common input 0 (lch) 30 mic1com ai mic common input 1 (rch) 31 mic1in ai mic input 1 (rch) 32 micbias ao mic bias output 33 avss ps - - gnd analog gnd 34 avdd ps - - 3.3v analog 3.3v power supply 35 vref ao analog reference voltage output 36 daout0 ao dac output 0 (lch) 37 daout1 ao dac output 1 (rch) 38 avdd ps - - 3.3v analog 3.3v power supply 39 avss ps - - gnd analog gnd 40 jtag_tdi di jtag test data input 41 jtag_tck di jtag test clock 42 scl db di = i2c scl clock 43 sda/sio0_busy db di = i2c sda data, sio busy output 44 dvdd15 ps - - 1.5v digital 1.5v power supply 45 dvss ps - - gnd digital gnd 46 dvdd33 ps - - 3.3v i/o pin 3.3v power supply 47 int0 di interrupt 0 48 intb1 di interrupt 1 49 resetb di l h reset input 50 pdnb di - l standby control input 51 sysrdy do l l system ready output 52 gpio18/sio0_sck db di = gpio18, sio0 clock 53 gpio19/sio0_si db di = gpio19/sio0 serial input 54 gpio20/sio0_so db di = gpio20/sio0 serial output 55 gpio0/lrck0/sio1_busy db di = gpio0, pcmif lrck, sio1 busy output 56 gpio1/bck0/sio1_sck db di = gp io1, pcmif bit clock, sio1 clock 57 gpio2/si0/sio1_si db di = gpio2, pcmif0 serial input, sio1 serial input 58 gpio3/so0/sio1_so db di = gpio3, pcmif0 serial output, sio1 serial output 59 gpio4/aclk db di = gpio4, pcmif master clock 60 dvdd15 ps - - 1.5v digital 1.5v power supply 61 dvss ps - - gnd digital gnd 62 dvdd33 ps - - 3.3v i/o 3.3v power supply 63 pllavdd ps - - 1.5v pll 1.5v power supply 64 pdo ao pll filter output *) = means hold previous status. *) test pins should be set to l level.
LC703200AW no.a2234-5/20 table.1b i/o functions i/o symbol function di digital input do digital output db digital input/output ai analog input ao analog output ps power supply, gnd
LC703200AW no.a2234-6/20 electrical characteristics (1) absolute maximum ratings table.2 absolute maximum ratings vss = avss = xvss = 0v parameter symbol conditions ratings unit maximum supply voltage vdd33max dvdd33 ? 0.3 to +3.96 v vdd15max dvdd15 ? 0.3 to +1.8 xvdd33max xvdd ? 0.3 to +3.96 avdd33max avdd ? 0.3 to +3.96 avdd15max pllavdd ? 0.3 to +1.8 input voltage vi 3.3v digital i/o ? 0.3 to dvdd33+0.3 via 3.3v analog input ? 0.3 to avdd33+0.3 output voltage vo 3.3v digital i/o ? 0.3 to dvdd33+0.3 voa1 3.3v analog output ? 0.3 to avdd+0.3 voa2 1.5v analog output ? 0.3 to pllavdd+0.3 allowable power dissipation pdmax sqfp64 (10x10) ta = ? ? 30 to +70 c storage ambient temperature tstg ? 55 to +125 c (2) allowable operating range table.3 allowable operating range ta = ? 30c to +70c, vss = avss = xvss = 0v parameter symbol pins conditions min typ max unit supply voltage vdd33 dvdd33 3.0 3.3 3.6 v vdd15 dvdd15 1.35 1.5 1.65 xvdd33 xvdd 3.0 3.3 3.6 avdd33 avdd 3.0 3.3 3.6 avdd15 pllavdd 1.35 1.5 1.65 input voltage vi33 test,mode0-1, resetb,pdnb,int0,intb1, gpio0-20, scl,sda, jtag_tck,jtag_tsm,jtag_tdi 0 - vdd33 via33 mic0in,mic1in, mic0com,mic1com 0 - avdd33 vix33 xin 0 - xvdd33 oscillation frequency fopr xin,xout 8.192 11.2896 12.288 mhz *) the following relations must be satisfied during power on and power off sequence. avdd33 ? xvdd33 ? vdd33 ? avdd15 ? vdd15 stresses exceeding maximum ratings may damage the device. maximum ratings are stress ratings only. functional operation above the recommended oper ating conditions is not implied. extended exposure to stresses above the recommended operating conditions may affect device reliabili ty.
LC703200AW no.a2234-7/20 (3) dc characteristics table.4 dc characteristics(digital block) ta = ? 30c to +70c, vdd33 = xvdd33 = 3.0v to 3.6v, vdd15 = 1.35v to 1.65v, dvss = xvss = 0v parameter symbol pins conditions min typ max unit input ?h? level voltage vih test, mode0-1, resetb, pdnb, int0, intb1, gpio0-20, scl, sda, jtag_tck, jtag_tsm, jtag_tdi 0.7vdd33 - - v input ?l? level voltage vil - - 0.3vdd33 input ?h? level current iih vi=vdd33 ? a input ?l? level current iil vi=vss ? ? 0.4 - - v output ?l? level voltage vol2 iol=2ma - - 0.4 output ?h? level voltage voh4 scl, sda, gpio4 ioh=-4ma vdd33 ? 0.4 - - output ?l? level voltage vol4 iol=4ma - - 0.4 output leakage current ioz gpio0-20,scl, sda vo=hi_z -10 - +10 a table.5 dc characteristics (analog block) ta = 25c, avdd33 = 3.3v, avss = 0v mic amp circuit (analog input) parameter symbol pins conditions min typ max unit input resistance mic_rin mic0in, mic1in, mic0com, mic1com gain = 0db 52.8 k ? gain = 27db 5.34 k ? input voltage mic_vin gain = 0db single end input 0.85avdd33 vp-p gain = 0db differential input 0.425avdd33 vp-p mic amp gain mic_gain mic_gain=111b 30 db mic_gain=110b 27 db mic_gain=101b 24 db mic_gain=100b 21 db mic_gain=011b 18 db mic_gain=010b 15 db mic_gain=001b 12 db mic_gain=000b 0 db mic bias circuit parameter symbol pin name conditions min typ max unit mic bias output voltage mic_vbias micbias avdd = 3.3v 2.31 v mic bias output current mic_ibias @rl = 5k ? 20 ma adc block (mic0in / mic1in / mic0com / mic1com micamp adc so0 / so1(pcm-i/f)) parameter symbol pins conditions min typ max unit resolution adc_res - 24 - bit s/n adc_snr mic_gain=0db a-weighted 85 90 - db mic_gain=27db a-weighted 75 80 - db dynamic range adc_dr mic_gain=0db a-weighted 85 90 - db mic_gain=27db a-weighted 75 80 - db thd+n adc_thd+n mic_gain=0db - ? 86 ? 75 db mic_gain=27db - ? 76 ? 72 db inter channel isolation a dc_iso mic_gain=0db - ? 100 ? 90 db mic_gain=27db - ? 90 ? 80 db dac block parameter symbol pins condition min typ max unit resolution dac_res - 24 - bit s/n dac_snr a-weighted 85 90 - db dynamic range dac_dr a-weighted 85 90 - db thd+n dac_thd+n - ? 86 ? 75 db inter channel isolation dac_iso f=1khz - ? 90 ? 85 db output voltage dac_vo - - 0.85avdd33 vp-p output load resistance dac_rl 10 - - k ? output load capacity dac_cl - - 30 pf analog block reference voltage generator circuit parameter symbol pins condition min typ max unit reference voltage vref vref - 1.65 - v startup time (*) st c=10 f - 80 - ms (*) the definition of startup time is the time vref output reach 98% of referen ce voltage (= 0.98avdd33/2) from power down release.
LC703200AW no.a2234-8/20 (4) current consumption table.6 current consumption ta= ? 30c to +70c,vdd33 = xdd33 = avdd33 = 3.0v to 3.6v, vdd15 = 1.35v to 1.65v, vss = xvss = avss = 0v parameter symbol conditions min typ max unit standby current (*) idds sum of vdd33, xvdd33, vdd15, avdd33, pllavdd 10 a current consumption (**) idd15d digital 1.5v for logic 24 ma idd15a analog 1.5v for pll 1 ma idd33d digital 3.3v for io, xvdd 1 ma idd33a analog 3.3v 14 ma idd total 40 ma (*) both oscillation and pll halt (**) the value is example that the lsi executes noise cancel processing at 50mhz system clock.
LC703200AW no.a2234-9/20 ac characteristics (1) pcm interface i 2 s format parameter symbol min typ max unit lrck period tlrckcy - 1/fs - ns lrck setup time tlrs 3tsys+2 - - ns lrck hold time tlrh tsys+2 - - ns bck period tbckcy - 1/32fs or 1/64fs - ns bck period(1 s t half) tbckf 3tsys - - ns bck period(2 n d half) tbckb 3tsys - - ns si setup time tsis 15 - - ns si hold time tsih 2tsys+5 - - ns so delay tsodl 2tsys+29 - - ns *) ts y s is system clock frequency. *) fs is sampling frequency. bck si so ts i h ts i s tsodl tbckb tbck f valid valid tbckcy bck si so lrck tlbh tlbs tlbh tlbs tlrckcy
LC703200AW no.a2234-10/20 pcm format parameter symbol min typ max unit lrck period tlrckcy - 1/fs - ns lrck setup time tlrs 3tsys+2 - - ns lrck hold time tlrh tsys+2 - - ns bck period tbckcy - 1/(32fs) or 1/(64fs) - ns bck period(1 s t half) tbckf 3tsys - - ns bck period(2 n d half) tbckb 3tsys - - ns si setup time tsis 15 - - ns si hold time tsih 2tsys+5 - - ns so delay tsodl 2tsys+29 - - ns *) ts y s is system clock frequency. *) fs is sampling frequency. bck si so ts i h ts i s tsodl tbckb tbck f valid valid tbckcy bck si so lrck tlrh tlrs tlrh tlrs tlrckcy
LC703200AW no.a2234-11/20 long flame synchronous format parameter symbol min typ max unit lrck period tlrckcy - 1/fs - ns lrck setup time tlrs 3tsys+2 - - ns lrck hold time tlrh tsys+2 - - ns bck period tbckcy - 1/(32fs) or 1/(64fs) - ns bck period (1 s t half) tbckf 3tsys - - ns bck period (2 n d half) tbckb 3tsys - - ns si setup time tsis 15 - - ns si hold time tsih 2tsys+5 - - ns so delay tsodl 2tsys+29 - - ns *) ts y s is system clock frequency. *) fs is sampling frequency. bck si so ts i h ts i s tsodl tbckb tbck f valid valid tbckcy bck si so lrck tlbh tlbs tlrckcy
LC703200AW no.a2234-12/20 short frame synchronous format parameter symbol min typ max unit lrck period tlrckcy - 1/fs - ns lrck setup time tlrs 3tsys+2 - - ns lrck hold time tlrh tsys+2 - - ns bck period tbckcy - 1/(32fs) or 1/(64fs) - ns bck period (1 s t half) tbckf 3tsys - - ns bck period (2 n d half) tbckb 3tsys - - ns si setup time tsis 15 - - ns si hold time tsih 2tsys+5 - - ns so delay tsodl 2tsys+29 - - ns *) ts y s is system clock frequency. *) fs is sampling frequency. bck si so ts i h ts i s tsodl tbckb tbckf valid valid tbckcy bck si so lrck tlbh tlbs tlrckcy
LC703200AW no.a2234-13/20 (2) i 2 c interface parameter symbol standard mode fast mode unit min max min max scl frequency fscl 0 100 0 400 khz hold time (repeated) start condition thd;sta 4.0 - 0.6 - s low period of scl clock tlow 4.7 - 1.3 - s high period of scl clock thigh 4.0 - 0.6 - s setup time for a repeated start condition tsu;sta 4.7 - 0.6 - s data hold time thd;dat 0 3.45 0 0.9 s data setup time tsu;dat 250 - 100 - ns rise time of both sda and scl signals tr - 1000 - 300 ns fall time of both sda and scl signals tf - 300 - 300 ns setup time for stop condition tsu;sto 4.0 - 0.6 - s bus free time between a stop and start condition tbuf 4.7 - 1.3 - s sda scl t f tlow t r tsu:dat t f thd:st a thd:dat thigh tsu:st a thd:st a tsu:sto t r tbuf
LC703200AW no.a2234-14/20 (3) sio interface parameter symbol min typ max unit sclk period tsckcy 8tsys - - ns sclk period (1 s t half) tsckf 3tsys - - ns sclk period (2 n d half) tsckb 3tsys - - ns si setup time tsins 0 - - ns si hold time tsinh 2tsys+5 - - ns so delay tsoutdl - - 2tsys+27 ns busy-sclk hold time tbsyh 0 - - ns busy output delay tbsydl - - 2tsys+27 ns *) ts y s is system clock period. sclk si so ts i n h ts i n s tsoutdl tsckb tsck f valid valid tsckcy sclk si so busy tbsyh tbsydl
LC703200AW no.a2234-15/20 (4) timer (mtm) parameter symbol min typ max unit timer resolution ttmres 3tmtm - 65536tmtm ns timer period tleng ttmres - 65536ttmres ns *) tmtm is mtm clock period and selectable between osc clock and pll clock. (5) pwm (mtm) parameter symbol min typ max unit pwm resolution tpwres 3tmtm - 65536tmtm ns pwm period tpwcy tpwres - 65536tpwres ns *) tmtm is mtm clock period and selectable between osc clock and pll clock. (6) timer (ptm) parameter symbol min typ max unit timer resolution tptres tosc - 8tosc ns timer period tptcy tptres - 65536tptres ns *) to s c is osc clock period. (7) wdt parameter symbol min typ max unit wdt period twdcy 131072tosc - 268435456tosc ns *) to s c is osc clock period. (8) system clock/reset table.7 system clock vdd = xvdd = 3.0v to 3.6v, vss = xvss = 0v, ta = -30c to +70c parameter symbols condition min typ max unit oscillation frequency fop - 8.192 11.2896 12.288 - mhz *) recommended oscillator murata manufacturing co., ltd. ceralock? : cstce8m19g55-r0 (8.192mhz) cstce11m2896g55-r0 (11.2896mhz) cstce12m288g55-r0 (12.288mhz) table.8 system clock and sampling frequency relationship between system clock and sampling frequency system clock (mhz) sampling frequency (khz) comment 8.192 32 16 8 11.2896 44.1 22.05 11.025 12.288 48 24 12 pwm tpwres tpwcy
LC703200AW no.a2234-16/20 table.9 reset vdd = xvdd = 3.0v to 3.6v, vss = xvss = 0v, ta = ? 30c to 70c parameter symbol min typ max unit hold time of reset tres 500 - - s rising time of reset trsrise 1 ms 0.9vdd 0.1vdd trsrise tres
LC703200AW no.a2234-17/20 power supply LC703200AW has a power supply of two kinds of voltage of 3.3v and 1.5v, and it is necessary to maintain the following power requirement to power on / off. power requirement ?the power supply to belong to same voltage system start supply at the same time. 3.3v power supply: avdd33, xvdd33, vdd33 1.5v power supply: avdd15, vdd15 ?the voltage of the power supply of the 3.3v preventing you from being less than the voltage of the power supply of the 1.5v under any circumstance. specialy, when the power supply on / off, be careful the period of the voltage rise / fall. ?reducing time difference as much as possible when i make time difference between voltage system and perform power supply on / off. listing not to intend may affect the external circuit without the state (input /"l" listing /"h" listing) of a terminal (gpio, scl, sda) having an input and outp ut function being settled b ecause 1.5v system is a state of non-supply after a setup in 3.3v system, an d a system reset signal does not arrive at it inside.
LC703200AW no.a2234-18/20 startup sequence LC703200AW starts a program stored away by built-in flash memory after download in program memory. each terminal pin state sequence at the time of the start is a street of the chart belows. *) it is as follows during the period required for a program road. oscillation resetb pdnb sysrdy gpio scl sda 3.3v power on 1.5v power on program download starts oscillation stabilizes boot ends input mode (hi-z) input mode (hi-z) input mode (hi-z) pull-up from outside a fter this point, input or output is defined by the program. program load period (tload) shorten it as much as possible during this period until a 1.5v power supply is supplied because an input and output state becomes unsettled. uncertainty state tload = 2384 + word * 706 osc * 1000 tload : program load period [ms] word : program size [word length] osc : osccilation frequency [mhz] (1word length = 40bit)
LC703200AW no.a2234-19/20 package dimensions unit : mm spqfp64 10x10 / sqfp64 case 131ak issue a xxxxx = specific device code y = year m = month ddd = additional traceability data generic marking diagram* *this information is generic. please refer to device data sheet for actual part marking. xxxxxxxx ymddd xxxxx = specific device code y = year dd = additional traceability data xxxxxxxx ydd 10.0 0.1 12 0.5 (1.25) 0.10 10.0 0.1 12.0 0.2 12.0 0.2 64 0.18 +0.08 ? 0.03 0.10 1.7 max (1.5) 0.1 0.1 0~10 0.5 0.2 0.15 0.05 (unit: mm) 11.40 11.40 0.28 0.50 1.00 soldering footprint* note: the measurements are not to guarantee but for reference only. *for additional information on our pb ? free strategy and soldering details, please download the on semiconductor soldering and mounting techniques reference manual, solderrm/d.
LC703200AW no.a2234-20/20 ordering information device package shipping (qty / packing) LC703200AW-8c99-h spqfp64 10x10 / sqfp64 (pb-free / halogen free) 500 / tray foam on semiconductor and the on logo are registered trademarks of semiconductor components industries, llc (scillc). scillc owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. a listing of scillc?s product/patent coverage may be accessed at www.onsemi.com/site/pdf/patent-marking.pdf. scillc reserves the right to make changes without further notice to any products herein. scillc mak es no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does scillc assume any liability ar ising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequentia l or incidental damages. ?typical? parameters which may be provided in scillc data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. all operating parameters, including ?typicals? must be validated for each customer application by customer?s techn ical experts. scillc does not convey any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorize d for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other appli cation in which the failure of the scillc product could create a situation where personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unauthorized application, buyer shall indemnify and hold scillc and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of persona l injury or death associated with such unintended or unauthorized use, even if such claim alleges that scillc was negligent regarding the design or manufacture o fthe part. scillc is an equal opportunity/affirmative action employer. this literature is subject to all applicable copyright laws a nd is not for resale in any manner. ps


▲Up To Search▲   

 
Price & Availability of LC703200AW

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X